Testing and Testable Design of High-Density Random-Access Memories

Testing and Testable Design of High-Density Random-Access Memories

5 (1 rating by Goodreads)
By (author)  , By (author) 

List price: US$239.00

Currently unavailable

We can notify you when this item is back in stock

Add to wishlist

AbeBooks may have this title (opens in new window).

Try AbeBooks

Description

Testing and Testable Design of High-Density Random-Access Memories deals with the study of fault modeling, testing and testable design of semiconductor random-access memories. It is written primarily for the practising design engineer and the manufacturer of random-access memories (RAMs) of the modern age. It provides useful exposure to state-of-the-art testing schemes and testable design approaches for RAMs. It is also useful as a supplementary text for undergraduate courses on testing and testability of RAMs. Testing and Testable Design of High-Density Random-Access Memories presents an integrated approach to state-of-the-art testing and testable design techniques for RAMs. These new techniques are being used for increasing the memory testability and for lowering the cost of test equipment. Semiconductor memories are an essential component of digital computers - they are used as primary storage devices. They are used in almost all home electronic equipment, in hospitals and for avionics and space applications. From hand-held electronic calculators to supercomputers, we have seen generations of memories that have progressively become smaller, smarter and cheaper.
For the past two decades there has been vigorous research in semiconductor memory design and testing. Such research has resulted in bringing the dynamic RAM (DRAM) to the forefront of the microelectronics industry in terms of achievable integration levels, high performance, high reliability, low power and low cost. The DRAM is regarded as the technological driver for the commercial microelectronics industry. Testing and Testable Design of High-Density Random-Access Memories deals with real- world examples that will be useful to readers. This book also provides college and university students with a systematic exposure to a wide spectrum of issues related to RAM testing and testable design.
show more

Product details

  • Hardback | 424 pages
  • 156 x 234 x 23mm | 1,710g
  • Boston, MA, United States
  • English
  • 1996 ed.
  • black & white illustrations
  • 0792397827
  • 9780792397823

Table of contents

List of Figures. List of Tables. About the Authors. Foreword. Preface. Symbols and Notation. 1. Introduction. 2. Electrical Testing of Faults. 3. Functional Fault Modeling and Testing. 4. Technology and Layout-Related Testing. 5. Built-In Self-Testing and Design for Testability. 6. Conclusion. A: Glossary. B: Commercial RAM Data. C: Market for RAMs. References. Index.
show more

Rating details

1 ratings
5 out of 5 stars
5 100% (1)
4 0% (0)
3 0% (0)
2 0% (0)
1 0% (0)
Book ratings by Goodreads
Goodreads is the world's largest site for readers with over 50 million reviews. We're featuring millions of their reader ratings on our book pages to help you find your new favourite book. Close X