Testability Concepts for Digital ICs
6%
off

Testability Concepts for Digital ICs : The Macro Test Approach

By (author)  , By (author)  , By (author) 

Free delivery worldwide

Available. Dispatched from the UK in 3 business days
When will my order arrive?

Description

Preface Testing Integrated Circuits for manufacturing defects includes four basic disciplines. First of all an understanding of the origin and behaviour of defects. Secondly, knowledge of IC design and IC design styles. Thirdly, knowledge of how to create a test program for an IC which is targeted on detecting these defects, and finally, understanding of the hardware, Automatic Test Equipment, to run the test on. All four items have to be treated, managed, and to a great extent integrated before the term 'IC quality' gets a certain meaning and a test a certain measurable value. The contents of this book reflects our activities on testability concepts for complex digital ICs as performed at Philips Research Laboratories in Eindhoven, The Netherlands. Based on the statements above, we have worked along a long- term plan, which was based on four pillars. 1. The definition of a test methodology suitable for 'future' IC design styles, 2. capable of handling improved defect models, 3. supported by software tools, and 4. providing an easy link to Automatic Test Equipment. The reasoning we have followed was continuously focused on IC qUality. Quality expressed in terms of the ability of delivering a customer a device with no residual manufacturing defects. Bad devices should not escape a test. The basis of IC quality is a thorough understanding of defects and defect models.
show more

Product details

  • Hardback | 212 pages
  • 170 x 244 x 14.22mm | 1,100g
  • Dordrecht, Netherlands
  • English
  • 1995 ed.
  • IX, 212 p.
  • 0792396588
  • 9780792396581

Table of contents

Preface. 1. Introduction. 2. Defect-Oriented Testing. 3. Macro Test: A Framework for Testable IC Design. 4. Examples of Leaf-Macro Test Techniques. 5. Scan Chain Routing with Minimal Test Application Time. 6. Test Control Block Concepts. 7. Exploiting Parallelism in Leaf-Macro Access. 8. Timing Aspects of CMOS VLSI Circuits. List of Symbols and Abbreviations. References. Index.
show more